### FPGA Implementation of Multiple Controllers for a Magnetic Suspension System

Chris Olivera

Advisors: Drs. Yufeng Lu and Winfred Anakwa

Bradley University May 1, 2014

# Outline

- Motivation
- Project Goals
- System Modeling and Dynamics
- System Block Diagram
- Design and Simulation

- Testing and Conditioning Circuitry
- VHDL Simulation Results
- System Setup
- Hardware Implementation Results
- Conclusion

### Motivation

- $\Box$  System modeling and dynamics  $\rightarrow$  nonlinear
- □ Previous controllers → xPC target box and Motorola ColdFire microcontroller



Magnetic suspension system

- □ Field Programmable Gate Array (FPGA)  $\rightarrow$  Advantages
- In this project, FPGA is used to implement controllers for the magnetic suspension system



#### Spartan3E FPGA board

## Project Goals

- Design and implement a stand-alone system which includes FPGA, ADC, DAC, and **Conditioning Circuitry** Utilize Xilinx System Generator simulation to determine computation precision of FPGA implementation
- Design the system using VHDL
- Compare FPGA implementation results with those from other platforms such as xPC target and microcontrollers

# System Modeling and Dynamics

Diagram of magnetic suspension system [1]



#### Plant Model [1]

 $X_1$ 

- X<sub>1</sub> : Displacement of the steel ball
- X<sub>2</sub>: Velocity of the steel ball
- k : Force constant
- u : Control voltage
- m : The mass of the steel ball

□ Transfer functions of plant model [2]

$$H(s) = \frac{7.67}{\frac{s^2}{961} - 1}$$

$$\int \mathbf{Ts} = 0.001 \, \mathrm{s}$$

$$H(z) = \frac{6.6343 \mathrm{e}^4 \, \mathrm{z} + 6.6343 \mathrm{e}^4}{\mathrm{z}^2 - 2.001 \, \mathrm{z} + 1}$$



# System Block Diagrams

#### High-Level Functional Diagram



### Overall System Block Diagram



### Magnetic Suspension System



### Control Block Diagram



# **Design and Simulation**

#### Simulink and Xilinx System Generator

Simulink, Full-length FPGA, Reduced-length FPGA Modules

![](_page_14_Figure_1.jpeg)

#### Details of reduced-length FPGA design module

![](_page_15_Figure_1.jpeg)

### Simulation Results

![](_page_16_Figure_1.jpeg)

#### Simulink module

# Full-length FPGA design module

# Reduced-length FPGA design module

# Testing and Conditioning Circuitry

Tested Voltage Ranges of Multiple Controllers

- □ Dunlap's Controller  $\rightarrow$  [-3V to +3V ]
- □ Boline's #1 Controller  $\rightarrow$  [-2V to +2V]
- □ Boline's #2 Controller  $\rightarrow$  [-3V to +3V]

□ Desired Worst Case Range  $\rightarrow$  [-3V to +3V ]

#### $\Box$ Circuit #1 $\rightarrow$ Bipolar to Unipolar

![](_page_18_Figure_1.jpeg)

# **Conditioning Circuitry**

#### □ Circuit #2 $\rightarrow$ Unipolar to Bipolar

![](_page_19_Figure_2.jpeg)

![](_page_19_Figure_3.jpeg)

# **VHDL Simulation Results**

| Name                        | V  | 0 ns |       | 500 ns |      | 1,000 ns |       | 1,500 ns |         | 2,000 ns | S I I   | 2,500 1 | ns       | 3,00 | ) ns    | .    | 3 <b>,50</b> 0 i | ns    | 4,   | 000 ns |        | 4,5  | 00 ns     | .     | 5,000 | ns   |
|-----------------------------|----|------|-------|--------|------|----------|-------|----------|---------|----------|---------|---------|----------|------|---------|------|------------------|-------|------|--------|--------|------|-----------|-------|-------|------|
| 🔓 clk                       | 1  |      |       |        |      |          |       |          |         |          |         |         |          |      |         |      |                  |       |      |        |        |      |           |       |       |      |
| 🛯 clk_period                | 20 |      |       |        |      |          |       |          |         |          |         |         | 20000 ps |      |         |      |                  |       |      |        |        |      |           |       |       |      |
| 🗓 reset                     | 0  |      |       |        |      |          |       |          |         |          |         |         |          |      |         |      |                  |       |      |        |        |      |           |       |       |      |
| 🗤 ready                     | 0  |      |       |        |      |          |       |          |         |          |         | Л       |          |      |         |      |                  |       |      |        |        |      |           |       |       |      |
| 🛺 filter_done_flag          | 0  |      |       |        |      |          |       |          |         |          |         |         |          |      |         |      |                  |       |      |        |        | 1    |           |       |       |      |
| 🕨 式 x_in[11:0]              | -1 |      | -1676 |        | -167 | 3        | -1675 | -167     | 8 -1683 | -1687    | 7 -1693 | -170    | 0 -1707  | -17  | 15 -172 | 3 🔨  | -1732            | -1741 |      | 750 🔨  | -1760  | -177 | 0 / -1780 | ) - 1 | 791   | -1   |
| ▶ 🔣 test_y_delay0_resize[1: | 87 | 0    | 2047  | 871    | 1083 | 882      | 884   | 747      | 674     | 529      | 589     | 442     | 360      | 345  | 261     | 24   | 4 )(             | 157   | 138  | 11     | 9 / 3  | 29   | 7         | -15   |       | -106 |
| 🕨 式 y_out[11:0]             | 29 | U    | 4095  | 2919   | 3131 | 2930     | 2932  | 2795     | 2722    | 2577     | 2637    | 2490    | 2408     | 2393 | 2309    | X 22 | 92 X             | 2205  | 2186 | 5 21   | 67 X 2 | 2077 | 2055      | 203   | 3 X   | 1942 |
|                             |    |      |       |        |      |          |       |          |         |          |         |         |          |      |         |      |                  |       |      |        |        |      |           |       |       |      |
|                             |    |      |       |        |      |          |       |          |         |          |         |         |          |      |         |      |                  |       |      |        |        |      |           |       |       |      |

![](_page_21_Figure_0.jpeg)

# System Setup

![](_page_22_Picture_1.jpeg)

23

# Hardware Implementation Results

![](_page_23_Figure_1.jpeg)

# **Comparative Results**

Using square wave input  $\rightarrow$  0.5Hz and 0.25V Amplitude

|                | Overshoot | Settling Time | Steady State<br>Error |
|----------------|-----------|---------------|-----------------------|
| xPC Target Box | 24%       | 0.41 sec      | Zero                  |
| FPGA           | TBD       | TBD           | TBD                   |

# Conclusion

- FPGA-based controller for magnetic suspension system has been designed
- Xilinx system generator proven to be efficient design tool of adjusting finite word-length for FPGA implementation
- □ VHDL design for the controller is completed
- For the comparative study, more measurements, testing and analysis are needed
- This project proved FPGA is viable solution for control application

# References

[1] Jose A. Lopez and Winfred K.N. Anakwa, "Identification and Control of a Magnetic Suspension System using Simulink and dSPACE Tools", Proceedings of the ASEE Illinois/Indiana 2003 Sectional Conference, March 27, 2004, Peoria, Illinois, U.S.A.

[2] Jon Dunlap, "Design of Disturbance Rejection Controllers for a Magnetic Suspension System", Bradley University Department of Electrical and Computer Engineering, May 8, 2006, Peoria, Illinois, U.S.A

[3] Gary Boline and Andrew Michalets, "Magnetic Suspension System Control Using Position and Current Feedback", Bradley University Department of Electrical and Computer Engineering, May 17, 2007, Peoria, Illinois, U.S.A

[4] B.A. Francis and W.M. Wonham, "The Internal Model Principle of Control Theory," *Automatica*. Vol. 12, pp 457-465, 1976.

### Questions?

# Thank you